

# C H I P S





### **David Blythe**

Chief GPU Architect, Intel Corporation



![](_page_2_Picture_1.jpeg)

![](_page_2_Picture_2.jpeg)

## **Architecture Goals**

![](_page_3_Figure_1.jpeg)

### **NEW CAPABILITIES**

### **POWER, PERFORMANCE & AREA**

![](_page_3_Picture_4.jpeg)

![](_page_3_Picture_5.jpeg)

# **Intel GPU Architecture**

**One Architecture and 4 Micro Architectures** 

![](_page_4_Figure_2.jpeg)

![](_page_4_Picture_3.jpeg)

![](_page_4_Picture_4.jpeg)

# High Level Karchitecture

- 3D / Compute Slice
- Media Slice
- Memory Fabric / Cache

![](_page_5_Figure_4.jpeg)

![](_page_5_Picture_5.jpeg)

![](_page_5_Picture_6.jpeg)

![](_page_6_Picture_0.jpeg)

- Variable number of Subslices
- 3D Fixed Function (optional)
  - Geometry
  - Setup and Raster
  - Color, Z, HiZ

![](_page_6_Figure_6.jpeg)

![](_page_6_Picture_7.jpeg)

![](_page_6_Picture_8.jpeg)

![](_page_7_Picture_0.jpeg)

- 16 EUs
- Thread dispatch
- Instruction cache
- L1, texture cache and shared local memory
- Load / Store
- Fixed Function (optional)
  - 3D sampler
  - Media sampler
  - Ray Tracing

| X <sup>e</sup> Subslice |                    |             |              |  |  |  |
|-------------------------|--------------------|-------------|--------------|--|--|--|
| I\$                     | Thread<br>Dispatch |             |              |  |  |  |
| EU                      | EU                 | EU          | EU           |  |  |  |
| EU                      | EU                 | EU          | EU           |  |  |  |
| EU                      | EU                 | EU          | EU           |  |  |  |
| EU                      | EU                 | EU          | EU           |  |  |  |
| Sampler                 | Media Sampler      | Ray Tracing | Load / Store |  |  |  |
| L1\$ Tex\$ SLM          |                    |             |              |  |  |  |

![](_page_7_Picture_11.jpeg)

![](_page_7_Picture_12.jpeg)

![](_page_8_Picture_0.jpeg)

- Thread control
- Register file
- Branch
- Send
- Multiple issue ports
- Configurable mapping of vector pipes
  - Floating Point
  - Integer
  - Extended Math
  - FP64 (optional)
  - Matrix Extension (XMX) (optional)

![](_page_8_Figure_12.jpeg)

![](_page_8_Picture_13.jpeg)

![](_page_8_Picture_14.jpeg)

![](_page_9_Picture_0.jpeg)

- Media slices are independent
- Software can distribute a high-resolution stream across multiple slices
- Fixed function units:
  - MFX encode / decode / transcode
  - SFC scaling and format conversion
  - VQE video quality engine

![](_page_9_Figure_7.jpeg)

![](_page_9_Picture_8.jpeg)

![](_page_9_Picture_9.jpeg)

![](_page_10_Picture_0.jpeg)

### **Coherent Scalable Interconnect Fabric**

- Slices
- L3 + Rambo (optional)
- SoC infrastructure
  - PCle
  - Display (optional)
  - Memory Controller
    - Local Memory (optional)
- Extendable (optional)

![](_page_10_Figure_10.jpeg)

![](_page_10_Picture_11.jpeg)

# Intra-Package Scaling

- X<sup>e</sup> instantiated as a tile
- EMIB bridges interconnect tiles over X<sup>e</sup>MF
- Package-time option to integrate up to 4 tiles

![](_page_11_Picture_4.jpeg)

Multi-tile GPU

![](_page_11_Picture_6.jpeg)

![](_page_11_Picture_7.jpeg)

# **Inter-Package Scaling**

- X<sup>e</sup> Link for system level scalability
- Connect through X<sup>e</sup>MF
- X<sup>e</sup><sub>HPC</sub> implementation: I/O tiles and EMIB

![](_page_12_Picture_4.jpeg)

![](_page_12_Picture_5.jpeg)

![](_page_12_Picture_6.jpeg)

![](_page_13_Picture_0.jpeg)

![](_page_13_Figure_1.jpeg)

![](_page_13_Picture_2.jpeg)

![](_page_13_Picture_3.jpeg)

### **TIGERLAKE** LEADERSHIP INTEGRATED GRAPHICS

# PRODUCTS

LP

**DG1** GPU FOR MOBILE CREATORS

### **SG1** VISUAL CLOUD FOR GPU STREAMING

![](_page_14_Picture_4.jpeg)

![](_page_14_Picture_5.jpeg)

![](_page_15_Picture_0.jpeg)

~2X 3D/Compute performance

at ~iso-area and ~iso-power

vs. prior generation

![](_page_15_Picture_4.jpeg)

Tiger Lake SoC with X<sup>e</sup><sub>LP</sub> GPU

![](_page_15_Picture_6.jpeg)

![](_page_15_Picture_7.jpeg)

![](_page_16_Picture_0.jpeg)

![](_page_16_Figure_1.jpeg)

![](_page_16_Picture_2.jpeg)

![](_page_16_Picture_3.jpeg)

![](_page_17_Picture_0.jpeg)

- Frequency uplift at iso voltage
- Greater dynamic range
- Repipelining
- Bottlenecks analysis

![](_page_17_Figure_5.jpeg)

![](_page_17_Picture_6.jpeg)

Graph for illustrative purposes only

![](_page_17_Picture_8.jpeg)

![](_page_18_Picture_0.jpeg)

- High-efficiency thread control
  - Software score boarding
  - Pairs of EUs run in lockstep
- 8-wide FP/INT ALU
  - 2x INT16 and INT32 rates
  - Fast INT8 with DP4A
- 2-wide Extended Math ALU

![](_page_18_Picture_8.jpeg)

![](_page_18_Figure_9.jpeg)

![](_page_18_Picture_10.jpeg)

![](_page_18_Picture_11.jpeg)

![](_page_19_Picture_0.jpeg)

- New L1 data cache
- Up to 16 MB L3
- 2x GTI bandwidth
- End-to-end compression
- Support for local memory (optional)

![](_page_19_Figure_6.jpeg)

![](_page_19_Picture_7.jpeg)

![](_page_19_Picture_8.jpeg)

![](_page_20_Picture_0.jpeg)

- Up to 2x encode/decode throughput
- AV1 decode acceleration
- HEVC screen content coding support
- 4K/8K60 playback
- HDR/Dolby Vision playback
- 12-bit end-to-end video pipeline

![](_page_20_Figure_7.jpeg)

![](_page_20_Picture_8.jpeg)

![](_page_20_Picture_9.jpeg)

![](_page_21_Picture_0.jpeg)

![](_page_21_Picture_1.jpeg)

![](_page_21_Picture_2.jpeg)

![](_page_21_Picture_3.jpeg)

![](_page_22_Picture_0.jpeg)

![](_page_22_Picture_1.jpeg)

**1-Tile** >10 FP32 TFLOPS

![](_page_22_Picture_3.jpeg)

**2-Tile** >20 FP32 TFLOPS

![](_page_22_Picture_5.jpeg)

# **4-Tile** >40 FP32 TFLOPS

![](_page_22_Picture_7.jpeg)

![](_page_22_Picture_8.jpeg)

![](_page_23_Picture_0.jpeg)

| μArchitecture                       |                          | Pac     | ckaging                      | Process                      |
|-------------------------------------|--------------------------|---------|------------------------------|------------------------------|
| Кенрс                               | PONTE<br>VECCHIO         |         | BASE TILE                    | Intel 10nm SuperFin          |
|                                     |                          | FOVEROS | COMPUTE TILE                 | Intel Next Gen & External    |
|                                     |                          | CO-EMIB | RAMBO CACHE TILE             | Intel 10nm Enhanced SuperFin |
|                                     |                          |         | X <sup>e</sup> LINK I/O TILE | External                     |
| Кенр                                | ТВА                      | E       | EMIB                         | Intel 10nm Enhanced SuperFin |
| Кенра                               | TBA                      | STA     | NDARD                        | External                     |
| <b>X</b> <sup>e</sup> <sub>LP</sub> | SG1<br>DG1<br>TIGER LAKE | STA     | NDARD                        | Intel 10nm SuperFin          |

![](_page_23_Picture_2.jpeg)

![](_page_23_Picture_3.jpeg)

![](_page_24_Picture_0.jpeg)

![](_page_24_Picture_1.jpeg)

Highly Configurable as family of microarchitectures

Scalable to 1000s of Execution Units

New Capabilities across 3D, Compute, Media, Display

Significant Perf/W and Perf/mm2 increases

![](_page_24_Picture_6.jpeg)

![](_page_24_Picture_7.jpeg)

![](_page_25_Picture_0.jpeg)

## **Legal Disclaimers**

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors.

Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit <u>www.intel.com/benchmarks</u>.

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessors dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Performance results are based on testing as of dates shown in configurations and may not reflect all publicly available updates. For testing details and system configurations, please contact your intel representative. No product or component can be absolutely secure.

Results that are based on pre-production systems and components as well as results that have been estimated or simulated using an Intel Reference Platform (an internal example new system), internal Intel analysis or architecture simulation or modeling are provided to you for informational purposes only. Results may vary based on future changes to any systems, components, specifications, or configurations. Intel technologies may require enabled hardware, software or service activation.

Intel contributes to the development of benchmarks by participating in, sponsoring, and/or contributing technical support to various benchmarking groups, including the BenchmarkXPRT Development Community administered by Principled Technologies.

Statements in this presentation that refer to future plans and expectations are forward-looking statements that involve a number of risks and uncertainties. Words such as "anticipates," "expects," "intends," "goals," "plans," "believes," "seeks," "estimates," "continues," "may," "will," "would," "should," "could," and variations of such words and similar expressions are intended to identify such forward-looking statements. Statements that refer to or are based on estimates, forecasts, projections, uncertain events or assumptions, including statements relating to future products and technology, and the expected availability and benefits of such products and technology, market opportunity, and anticipated trends in our businesses or the markets relevant to them, also identify forward-looking statements. Such statements are based on management's current expectations and involve many risks and uncertainties that could cause actual results to differ materially from those expressed or implied in these forward-looking statements. Important factors that could cause actual results to differ materially from the company's expectations are set forth in Intel's earnings release dated July 23, 2020, which is included as an exhibit to Intel's Form 8-K furnished to the SEC on such date, and Intel's SEC filings, including the company's most recent reports on Forms 10-K and 10-Q. Copies of Intel's Form 10-K, 10-Q and 8-K reports may be obtained by visiting our Investor Relations website at www.intc.com or the SEC's website at www.s ec.gov. Intel does not undertake, and expressly disclaims any duty, to update any statement made in this presentation, whether as a result of new information, new developments or otherwise, except to the extent that disclosure may be required by law.

Intel does not control or audit third-party data. You should consult other sources to evaluate accuracy.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

![](_page_26_Picture_10.jpeg)

![](_page_26_Picture_11.jpeg)